This is the mail archive of the
ecos-devel@sourceware.org
mailing list for the eCos project.
PPC40x port
- From: Manfred Wölfel <manfred dot woelfel at web dot de>
- To: ecos-devel at sourceware dot org
- Date: Fri, 19 May 2006 06:43:33 +0200
- Subject: PPC40x port
Hi,
I have a board with a PPC405 where the RAM does not start at 0 while
variant.inc assumes it starts at 0. For this reason I have written the
attached patch.
Manfred
------------------------------------------------------------------------
--- hal/powerpc/ppc40x/current/include/variant.inc 2006-05-19
06:33:04.000000000 +0200
+++ /tmp/6275-1-1-merge.txt 2006-05-19 06:32:08.000000000 +0200
@@ -150,7 +150,7 @@
# or we are starting in RAM and NOT using a ROM monitor,
# copy exception handler code to 0.
lwi r3,rom_vectors # r3 = rom start
- lwi r4,0 # r4 = ram start
+ lwi r4,CYGHWR_HAL_POWERPC_VECTOR_BASE # r4 = ram start
lwi r5,rom_vectors_end # r5 = rom end
cmplw r3,r5 # skip if no vectors
beq 2f
@@ -166,8 +166,8 @@
2:
#endif
- # Ensure that the vectors will come from 0x0000
- lwi r4,0
+ # Ensure that the vectors will come from
CYGHWR_HAL_POWERPC_VECTOR_BASE
+ lwi r4, CYGHWR_HAL_POWERPC_VECTOR_BASE
mtspr SPR_EVPR,r4
# Next initialize the VSR table. This happens whether the
@@ -199,8 +199,8 @@
.macro hal_mon_init
- # Ensure that the vectors will come from 0x0000
- lwi r4,0
+ # Ensure that the vectors will come from
CYGHWR_HAL_POWERPC_VECTOR_BASE
+ lwi r4,CYGHWR_HAL_POWERPC_VECTOR_BASE
mtspr SPR_EVPR,r4
lwi r3,cyg_hal_default_interrupt_vsr